# MOSEL-VITELIC MS6516 2K x 8 CMOS STATIC RAM #### Features - Available in 100ns (Max.) version - Automatic power-down when chip disabled - Low power consumption (L-version): MS6516L - 385mW (Max.) Operating - 11mW (Max.) Standby - 55µW (Max.) Power-down - TTL compatible interface levels - Single 5V power supply - Fully static operation - Three state outputs - Chip enable for simple memory expansion ### Description The MS6516 is a high performance, low power CMOS static RAM organized as 2048 words by 8 bits. The device supports easy memory expansion with an active LOW chip enable ( $\overline{E}$ ) as well as an active LOW output enable ( $\overline{G}$ ) and three-state outputs. An automatic power-down feature is included which reduces the chip power by 85% in TTL standby mode, and by over 99% in full power-down mode. The device is manufactured in MOSEL-VITELIC's high performance CMOS process and operates from a single 5V power supply. All inputs and outputs are TTL compatible. Data is retained to as low as $V_{\rm CC}$ = 2V. The MS6516 is available in the JEDEC standard 24 pin 600 mil wide DIP and small outline package. ### Pin Configurations ## Functional Block Diagram # MOSEL-VITELIC MS6516 #### Pin Descriptions #### A<sub>0</sub> - A<sub>10</sub> Address Inputs These 11 address inputs select one of the 2048 8-bit words in the RAM. #### E Chip Enable Input $\overline{E}$ is active LOW. The chip enable must be active to read from or write to the device. If it is not active, the device is deselected and is in a standby power mode. The DQ pins will be in the high-impedance state when deselected. #### G Output Enable Input The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impedance state when $\overline{\mathbf{G}}$ is inactive. #### W Write Enable Input The write enable input is active LOW and controls read and write operations. With the chip enabled, when $\overline{W}$ is HIGH and $\overline{G}$ is LOW, output data will be present at the DQ pins; when $\overline{W}$ is LOW, the data present on the DQ pins will be written into the selected memory location. #### DQ - DQ, Data Input/Output Ports These 8 bidirectional ports are used to read data from or write data into the RAM. V<sub>cc</sub> Power Supply GND Ground #### Truth Table | Mode | Ē | G | W | I/O Operation | |---------|---|---|---|------------------| | Standby | Н | Х | Х | High Z | | Read | L | L | Н | D <sub>OUT</sub> | | Read | L | Н | Н | High Z | | Write | L | Х | L | D <sub>IN</sub> | # Absolute Maximum Ratings (1) | Symbol | Parameter | Rating | Units | | |-------------------|-----------------------------|----------------------------------|----------------|----| | V <sub>CC</sub> | Supply Voltage | -0.3 to 7 | | | | V <sub>IN</sub> | Input Voltage | -0.3 to 7 | ٧ | | | V <sub>I/O</sub> | Input/Output Voltage | -0.3 to V <sub>CC</sub><br>+ 0.3 | | | | T <sub>BIAS</sub> | Temperature Under<br>Bias | ' | | °C | | T <sub>STG</sub> | Storage Plastic Temperature | | -40 to<br>+125 | ů | | P <sub>D</sub> | Power Dissipation | 1.0 | W | | | I <sub>OUT</sub> | DC Output Current | | 50 | mA | Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **Operating Range** | Range | Ambient<br>Temperature | V <sub>cc</sub> | | |------------|------------------------|-----------------|--| | Commercial | 0°C to +70°C | 5V ± 10% | | #### **MOSEL-VITELIC** MS6516 ### **DC Electrical Characteristics** (over the commercial operating range) | Parameter | | | | MS6516L | | | |--------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|---------|--------------------------|-------| | Name | Parameter | Test Conditions | Min. | Typ.(1) | Max. | Units | | VIL | Guaranteed Input Low Voltage(2) | | -0.3 | | +0.8 | ٧ | | V <sub>IH</sub> | Guaranteed Input High Voltage <sup>(2)</sup> | | 2.2 | - | V <sub>CC</sub> +<br>0.3 | ٧ | | IIL | Input Leakage Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0V to V <sub>CC</sub> | - | - | 10 | μА | | l <sub>OL</sub> | Output Leakage Current | $V_{CC} = Max$ , $\overline{E} = V_{IH}$ , or $\overline{G} = V_{IH}$ , $V_{IN} = 0V$<br>to $V_{CC}$ | - | - | 10 | μА | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 4mA | - | 0.21 | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = Min, l <sub>OH</sub> = -1.0mA | 2.4 | 3.5 | - | V | | I <sub>CC</sub> | Operating Power Supply Current | $V_{CC} = Max, E = V_{IL}, I_{I/O} = 0mA, F_{max}^{(3)}$ | | 40 | 70 | mA | | Iccse | Standby Power Supply Current | $V_{CC} = Max, \overline{E} = V_{IH}, I_{I/O} = 0mA$ | ] - | 0.5 | 2 | mA | | I <sub>CCSB1</sub> | Power Down Power Supply Current | $V_{CC} = Max$ , $\overline{E} \ge V_{CC} - 0.2V$ , $\overline{G} \ge V_{CC} - 0.2V$<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | - | 1 | 10 | μА | Typical characteristics are at $V_{CC} = 5V$ , $T_A = 25$ °C. # Capacitance<sup>1)</sup> (T<sub>A</sub> = 25°C, f = 1.0MHz) | Symbol | Parameter | Conditions | Мах. | Unit | |------------------|-----------------------------|-----------------------|------|------| | CIN | Input Capacitance | V <sub>IN</sub> = 0V | 8 | рF | | C <sub>I/O</sub> | Input/Output<br>Capacitance | V <sub>I/O</sub> = 0V | 10 | pF | <sup>1.</sup> This parameter is guaranteed and not tested. #### Data Retention Characteristics (over the commercial operating range) | Symbol | Parameter | Test Conditions | Min. | Typ.(2) | Max <sup>(3)</sup> | Units | |-------------------|--------------------------------------|---------------------------------------------|---------------------|---------|--------------------|-------| | V <sub>DR</sub> | V <sub>CC</sub> for Data Retention | E = V <sub>CC</sub> | 2.0 | - | , | V | | I <sub>CCDR</sub> | Data Retention Current | V <sub>IN</sub> = 0V or V <sub>CC</sub> | - | 2 | 10 | μА | | t <sub>CDR</sub> | Chip Deselect to Data Retention Time | V <sub>CC</sub> = 2.0V, E = V <sub>CC</sub> | 0 | - | | ns | | t <sub>R</sub> | Operation Recovery Time | V <sub>IN</sub> = 0V or V <sub>CC</sub> | t <sub>RC</sub> (2) | - | - | ns | # Timing Waveform Low V<sub>CC</sub> Data Retention Waveform <sup>2.</sup> These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. $F_{MAX} = 1/t_{RC}$ <sup>1.</sup> $V_{CC} = 2V$ , $T_A = +25$ °C 2. $t_{RC} = \text{Read Cycle Time}$ ### MS6516 # **MOSEL-VITELIC** ### **AC Test Conditions** | Input Pulse Levels | 0V to 3.0V | |---------------------------|------------| | Input Rise and Fall Times | 5ns | | Input and Output | 1.5V | | Timing Reference Level | | # Key to Switching Waveforms ### AC Test Loads and Waveforms # AC Electrical Characteristics (over the commercial operating range) ### Read Cycle | Jedec<br>Parameter Parameter | | | | -10 | | |------------------------------|------------------|------------------------------------|------|---------------|------| | Name | Name | Parameter Parameter | Min. | Max. | Unit | | tavax | t <sub>RC</sub> | Read Cycle Time | 100 | - | ns | | t <sub>AVQV</sub> | t <sub>AA</sub> | Address Access Time | | 100 | ns | | t <sub>ELQV</sub> | t <sub>ACS</sub> | Chip Enable Access Time | | 100 | ns | | t <sub>GLOV</sub> | t <sub>OE</sub> | Output Enable to Output Valid | | 50 | ns | | t <sub>ELQX</sub> | t <sub>CLZ</sub> | Chip Enable to Output Low Z | 5 | - | ns | | t <sub>GLQX</sub> | t <sub>OLZ</sub> | Output Enable to Output in Low Z | 5 | - | ns | | t <sub>EHQZ</sub> | t <sub>CHZ</sub> | Chip Disable to Output in High Z | 0 | 40 | ns | | t <sub>GHQZ</sub> | t <sub>OHZ</sub> | Output Disable to Output in High Z | 0 | 35 | ns | | t <sub>AXQX</sub> | t <sub>он</sub> | Output Hold from Address Change | 5 | <del></del> - | ns | # **MOSEL-VITELIC** Switching Waveforms (Read Cycle) #### MS6516 ### READ CYCLE 1(1) ### **READ CYCLE 2<sup>(1, 2, 4)</sup>** ### **READ CYCLE 3<sup>(1, 3, 4)</sup>** #### NOTES: - $\overline{E}$ is High for READ Cycle. Device is continuously selected $\overline{E} = V_{IL}$ . Address valid prior to or coincident with $\overline{E}$ transition low. 3. - 4. $\overline{G} = V_{IL}$ . - Transition is measured $\pm$ 500mV from steady state with $C_L = 5pF$ as shown in Figure 1b. This parameter is guaranteed and not 100% tested. MOSEL-VITELIC MS6516 # AC Electrical Characteristics (over the commercial operating range) Write Cycle | Jedec<br>Parameter Parameter | | | | -10 | | |------------------------------|------------------|------------------------------------|------|------|------| | Name | Name | Parameter | Min. | Max. | Unit | | t <sub>AVAX</sub> | twc | Write Cycle Time | 100 | - | ns | | t <sub>ELWH</sub> | tcw | Chip Enable to End of Write | 55 | - | ns | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Set up Time | 0 | - | ns | | t <sub>AVWH</sub> | t <sub>AW</sub> | Address Valid to End of Write | 80 | - | ns | | twLwH | t <sub>WP</sub> | Write Pulse Width | 50 | - | ns | | t <sub>WHAX</sub> | t <sub>WR</sub> | Write Recovery Time | 0 | - | ns | | t <sub>WLQZ</sub> | t <sub>wHZ</sub> | Write to Output in High Z | - | 35 | ns | | t <sub>DVWH</sub> | t <sub>DW</sub> | Data Valid to End of Write | 30 | - | ns | | t <sub>wHDX</sub> | t <sub>DH</sub> | Data Hold from Write Time | 0 | - | ns | | t <sub>GHZO</sub> | t <sub>OHZ</sub> | Output Disable to Output in High Z | 0 | 35 | ns | | t <sub>whqx</sub> | tow | Output Active from End of Write | 0 | - | ns | # Switching Waveforms (Write Cycle) ### WRITE CYCLE 1(1) MOSEL-VITELIC MS6516 ### Switching Waveforms (Write Cycle) ### WRITE CYCLE 2(1,6) #### NOTES: - W must be high during address transitions. - The internal write time of the memory is defined by the overlap \(\overlap\) active and \(\overlap\) low. Both signals must be active to initiate and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. - 3. $T_{WR}$ is measured from the earlier of $\overline{E}$ or $\overline{W}$ going high at the end of write cycle. - 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - If the E low transition occurs simultaneously with the W low transitions or after the W low transition, outputs remain in a high impedance state. - 6. $\overline{G}$ is continuously low $(\overline{G} = V_{IL})$ . - DOIT is the same phase of write data of this write cycle. - D<sub>QUT</sub> is the read data of next address. - If E is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - Transition is measured ±500mV from steady state with C<sub>L</sub> = 5pF as shown in Figure 1b. This parameter is guaranteed and not 100% tested. - 11. t<sub>CW</sub> is measured from E going low to the end of write. ## Ordering Information | Speed<br>(Ns) | Ordering<br>Part Number | Package Reference No. | Temperature<br>Range | |---------------|-------------------------|------------------------------|----------------------| | 100 | MS6516L-10PC | 24 Pin 600 mil Plastic DIP | 0°C to +70°C | | 100 | MS6516L-10SC | 24 Pin 300 mil Small Outline | 0°C to +70°C |